# **Current Mode PWM Controller With Frequency Shuffling QN8204**

### **General Description**

QN8204 is a highly integrated current mode PWM control IC optimized for high performance, low standby power (<100mW) and cost effective offline flyback converter applications in 40W~60W range. QN8204 offers complete protection coverage with automatic self-recovery feature including Cycle-by-Cycle current limiting (OCP), CS short protection, over load protection (OLP), and VDD under voltage lockout (UVLO) and latch feature including over temperature protection (OTP), over voltage (fixed or adjustable) protection(OVP). Excellent EMI performance is achieved with frequency shuffling technique together with soft switching control at the totem pole gate drive output. Tone energy at below 20KHz is minimized in the design and audio noise is eliminated during operation.

### **Selection Guide**



### Features

- Power on Soft Start Reducing MOSFET  $V_{DS}$  Stress
- Frequency shuffling for EMI
- Audio Noise Free Operation
- •Extended Burst Mode Control For Improved Efficiency and Minimum Standby Power Design
- •Internal Synchronized Slope Compensation
- Fixed 65KHz Switching Frequency
- •Good protection coverage with auto self-recovery
- \* VDD Under Voltage Lockout with Hysteresis (UVLO)
- \* Over Temperature Protection (OTP) with latch shut down
- Cycle-by-cycle over current threshold setting for constant output power limiting over universal input voltage range
- \* Overload Protection (OLP) with auto-recovery
- \* VDD Over voltage Protection(OVP) with latch shut down
- \* Adjustable OVP through external Zener
- \* CS floating protection with auto-recovery
- \* CS short protection with auto-recovery
- Available in SOT23-6 package

### **Typical Application**

Offline AC/DC flyback converter for

- AC/DC adapter
- PDA power supplies
- Digital cameras and camcorder adapter
- VCR,SVR, STB, DVD&DVCD player SMPS
- Set-top box power
- Auxiliary power supply for PC and server
- Open-frame SMPS



# <u>QN8204</u>

| Fosc                | Normal Oscillation Frequency VDD=16V,FB=3V,CS=0V  |                      | 60   | 65  | 70   | KHz  |
|---------------------|---------------------------------------------------|----------------------|------|-----|------|------|
| ∆f_OSC              | Frequency jittering                               |                      | -    | ±4  | -    | %    |
| ∆f_Temp             | Frequency Temperature Stability                   | -20°C to 100 °C      | -    | 1   | -    | %    |
| F_shuffling         | Shuffling frequency                               |                      | -    | 32  | -    | Hz   |
| $\Delta f_VDD$      | Frequency Voltage Stability                       |                      | -    | 1   | -    | %    |
| F_Burst             | Burst Mode Base Frequency                         |                      | -    | 22  | -    | KHz  |
|                     | Gate                                              | Drive Output         |      |     |      |      |
| V <sub>OL</sub>     | Output Low Level $V_{DD}=16V, I_O=5 \text{ mA}$   |                      | -    | -   | 1    | V    |
| V <sub>OH</sub>     | Output High Level V <sub>DD</sub> =16V,Io = 20 mA |                      | 6    | -   | -    | V    |
| V_Clamp             | Output Clamp Voltage                              |                      | -    | 12  | -    | V    |
| T_r                 | Output Rising Time 1V $\sim$ 12VCL = 1000pF       |                      | -    | 175 | -    | nS   |
| T_f                 | Output Falling Time 12V $\sim$ 1VCL = 500pF       |                      | -    | 85  | -    | nS   |
|                     | Over Temp                                         | erature Protection   |      |     |      |      |
| I <sub>RT</sub>     | Output current of RT pin                          | ut current of RT pin |      | 100 | 105  | μA   |
| V <sub>OTP</sub>    | Threshold voltage for OTP                         |                      | 0.95 | 1   | 1.05 | V    |
| V <sub>OTP_FL</sub> | Float voltage at RT pin                           |                      | -    | 2.3 | -    | V    |
| T <sub>D_OTP</sub>  | OTP De-bounce time                                |                      | -    | 32  | -    | Cycl |
|                     |                                                   |                      |      |     |      | е    |
| $V_{RT_OVP}$        | RT Pin open voltage                               |                      | -    | 4   | -    | V    |

### **Operation Description**

The QN8204 is a low power off-line SMPS Switcher optimized for off-line flyback converter applications in 40W~60W power range. The 'Extended burst mode' control greatly reduces the standby power consumption and helps the design easily to meet the international power conservation requirements.

### •Startup Current and Start up Control

Startup current of QN8204 is designed to be very low so that VDD could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet provides reliable startup in application. For a typical AC/DC adaptor with universal input range design, a 2 M $\Omega$ , 1/8 W startup resistor could be used together with a VDD capacitor to provide a fast startup and low power dissipation design solution.

### •Operating Current

The Operating current of QN8204 is low at 1.8mA. Good efficiency is achieved with QN8204 low operating current together with extended burst mode control features.

#### Frequency shuffling for EMI improvement

The frequency Shuffling/jittering (switching frequency modulation) is implemented in QN8204. The oscillation frequency is modulated with a random source so that the tone energy is spread out. The spread spectrum minimizes the conduction band EMI and therefore reduces system design challenge.



### **Pin Configuration**

The QN8204 is offered in SOT23-6 packages shown as below



### **PIN Assignments**

| Pin Num. | Symbol | Description                                                                                                                                                                                |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | GND    | Ground                                                                                                                                                                                     |
| 2        | FB     | Feedback input pin. The PWM duty cycle is determined by voltage level into this pin and the current-sense signal at PIN 3.                                                                 |
| 3        | RT     | Dual function PIN. Either connected through a NTC resistor to ground for over temperature shutdown/latch control or connected through Zener to VDD for adjustable over voltage protection. |
| 4        | SENSE  | Current sense input pin. Connected to MOSFET current sensing resistor node.                                                                                                                |
| 5        | VDD    | Chip DC power supply pin.                                                                                                                                                                  |
| 6        | GATE   | Totem-pole gate drive output for the power MOSFET.                                                                                                                                         |

### **Absolute Maximum Ratings**

| Parameter                                                                                                      | Range      |     | Unit |  |
|----------------------------------------------------------------------------------------------------------------|------------|-----|------|--|
| VDD/VIN DC Supply Voltage                                                                                      | 4          | V   |      |  |
| VDD Zener Clamp Voltage <sup>Note</sup>                                                                        | VDD_Cla    | V   |      |  |
| VDD DC Clamp Continuous Current                                                                                | 1          | mA  |      |  |
| $V_{\text{FB}}$ , $V_{\text{SENSE}}$ , $V_{\text{RI}}$ , $V_{\text{RT}}$ (Voltage at FB, SENSE, RI, RT to GND) | -0.3       | V   |      |  |
| Min/Max Operating Junction Temperature $T_{J}$                                                                 | -20 to 150 |     | °C   |  |
| Min/Max Storage Temperature Tstg                                                                               | -55 to 150 |     | °C   |  |
| R <sub>θJA</sub> thermal Resistance                                                                            | SOT23-6    | 200 | °C/W |  |

Caution: The absolute maximum ratings are rated values exceeding which the product could suffer physical damage.

These values must therefore not be exceeded under any conditions.

Note: VDD\_Clamp has a nominal value of 32V.



### **Recommended Operating Condition**

| Parameter                                    | Range     | Unit |
|----------------------------------------------|-----------|------|
| VDD Supply Voltage                           | 10 to 30  | V    |
| T <sub>A</sub> Operating Ambient Temperature | -20 to 85 | °C   |

### **Block Diagram**





# **Electrical Characteristics**( $T_A = 25^{\circ}C$ , VDD=16V, if not otherwise noted)

| Symbol                                   | Parameter                                      | Test Conditions                                                             | Min  | Тур.  | Max  | Unit |
|------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------|------|-------|------|------|
|                                          | Supply                                         | Voltage (VDD)                                                               | 1    | 1     | 1    |      |
| I <sub>Startup</sub>                     | VDD Start up Current                           | VDD=11V, Measure<br>leakage current into VDD                                | -    | 2     | 20   | μA   |
| I <sub>VDD_Operation</sub>               | Operation Current                              | V <sub>FB</sub> =3V                                                         | -    | 1.8   | 3    | mA   |
| UVLO <sub>ON</sub>                       | VDD Under Voltage Lockout Enter                |                                                                             | 8    | 9     | 10   | V    |
| UVLO <sub>OFF</sub>                      | VDD Under Voltage Lockout Exit<br>(Recovery)   |                                                                             | 13   | 14    | 15.5 | V    |
| V <sub>PULL-UP</sub>                     | Pull-up PMOS active                            |                                                                             | -    | 13    | -    | V    |
| $V_{\text{DD}\_\text{Clamp}}$            |                                                | I <sub>VDD</sub> = 10 mA                                                    | 30   | 32    | 34   | V    |
| OVP <sub>ON</sub>                        | VDD Over voltage protection enter              | CS=0V,FB=3V Ramp up<br>VDD until gate clock is off                          | 24   | 26    | 28   | V    |
| $V_{LATCH_REASE}$                        | Latch release voltage                          |                                                                             | -    | 5     | -    | V    |
|                                          | Feedback In                                    | put Section(FB Pin)                                                         |      |       | •    | •    |
| AV <sub>CS</sub>                         | PWM Input Gain $\Delta V_{FB} / \Delta V_{CS}$ |                                                                             | -    | 2     | -    | V/V  |
| Maximum<br>duty cycle                    | Max duty cycle                                 | $V_{DD}$ =16V, $V_{FB}$ =3V, $V_{CS}$ =0V                                   | 75   | 80    | 85   | %    |
| $V_{FB}_{Open}$                          | V <sub>FB</sub> Open Loop Voltage              |                                                                             | 3.9  | 4.2   | -    | V    |
| I <sub>FB_Short</sub>                    | FB pin short circuit current                   | Short FB pin to GND, measure current                                        | -    | 0.3   | -    | mA   |
| $V_{REF}_{GREEN}$                        | The threshold enter green mode                 |                                                                             | -    | 1.4   | -    | V    |
| $V_{\text{REF}\_\text{BURST}\_\text{H}}$ | The threshold exit burst mode                  |                                                                             | -    | 0.675 | -    | V    |
| $V_{REF\_BURST\_L}$                      | The threshold enter burst mode                 |                                                                             | -    | 0.575 | -    | V    |
| $V_{\text{TH}_{PL}}$                     | Power Limiting FB Threshold<br>Voltage         |                                                                             |      | 3.7   | -    | V    |
| T <sub>D_PL</sub>                        | Power limiting Debounce Time                   |                                                                             | 80   | 88    | 96   | mS   |
| Z <sub>FB_IN</sub>                       | Input Impedance                                | -                                                                           | 4    | -     | ΚΩ   |      |
|                                          | Current Sen                                    | se Input(Sense Pin)                                                         |      |       | -    | -    |
| Soft start<br>time                       |                                                |                                                                             | -    | 4     | -    | mS   |
| T_blanking                               | Leading edge blanking time                     |                                                                             | -    | 220   | -    | nS   |
| $Z_{\text{SENSE}_{IN}}$                  | Input Impedance                                |                                                                             | -    | 40    | -    | KΩ   |
| T <sub>D_OC</sub>                        | Over Current Detection and Control Delay       | From over current occurs<br>till the gate drive output<br>start to turn off | -    | 120   | -    | nS   |
| $V_{\text{TH}\_\text{OC}}$               | Internal current limiting threshold voltage    | FB=3.3V                                                                     | -    | 0.875 | -    | V    |
|                                          | CS voltage clamper                             | -                                                                           | 0.95 | -     | V    |      |

### •Extended Burst Mode Operation

At zero load or light load condition, majority of the power dissipation in a switching mode power supply is from switching loss on the MOSFET transistor, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the switching frequency. Lower switching frequency leads to the reduction on the power loss and thus conserves the energy.

The switching frequency is internally adjusted at no load or light load condition. The switch frequency reduces at light/no load condition to improve the conversion efficiency. At light load or no load condition, the FB input drops below burst mode threshold level and device enters Burst Mode control. The Gate drive output switches only when VDD voltage drops below a preset level and FB input is active to output an on state. Otherwise the gate drive remains at off state to minimize the switching loss and reduces the standby power consumption to the greatest extend. The nature of high frequency switching also reduces the audio noise at any loading conditions.

### Oscillator Operation

The switching frequency of QN8204 is internally fixed at 65KHz. No external frequency setting components are required for PCB design simplification.

### • Current Sensing and Leading Edge Blanking

Cycle-by-Cycle current limiting is offered in QN8204 current mode PWM control. The switch current is detected by a sense resistor into the sense pin. An internal leading edge blanking circuit chops off the sense voltage spike at initial MOSFET on state due to Snubber diode reverse recovery so that the external RC filtering on sense input is no longer required. The current limiting comparator is disabled and thus cannot turn off the external MOSFET during the blanking period. PWM duty cycle is determined by the current sense input voltage and the FB input voltage.

### Internal Synchronized Slope Compensation

Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

#### Gate Drive

The power MOSFET is driven by a dedicated gate driver for power switch control. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive output compromises the EMI. A good trade-off is achieved through the built-in totem pole gate design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme.

### •Over Temperature Protection

A NTC resistor in series with a regular resistor should connect between RT and GND for temperature sensing and protection.NTC resistor value becomes lower when the ambient temperature rises. With the fixed internal current  $I_{RT}$  flowing through the resistors, the voltage at RT pin becomes lower at high temperature. The internal OTP circuit is triggered and shutdown the MOSFET when the sensed input voltage is lower than  $V_{TH_OTP}$ .

#### Protection Controls

Good power supply system reliability is achieved with its rich protection features including Cycle-by-Cycle current limiting (OCP), Over Load Protection (OLP), CS short protection, CS floating including over protection, and latch features temperature protection (OTP), fixed or adjustable over voltage protection (OVP), and Under Voltage Lockout on VDD (UVLO).

The OCP is line voltage compensated to achieve constant output power limit over the universal input voltage range.

At overload condition, When FB input exceeds power limit threshold value for more than  $T_{D_PL}$ , control circuit reacts to shut down the output power MOSFET. Similarly, control circuit reacts to shut down the switcher. Switcher restarts when VDD voltage drops below UVLO limit. For latch mode, control circuit shutdowns (latch) the power MOSFET when an Over Temperature condition or Over Voltage condition is detected until VDD drops below 5V (Latch release voltage), and device enters power on restart-up sequence thereafter.

### Typical performance characteristics

 $V_{\text{DD}}$  = 16V,  $T_{\text{A}}$  = 25  $^{\circ}\mathrm{C}$  condition applies if not otherwise noted





# **Packaging Information**

Package type:SOT23-6 Unit:mm(inch)



| DIM            | Millimeters |                 | Inches         |                 |  |  |
|----------------|-------------|-----------------|----------------|-----------------|--|--|
| DIM            | Min         | Max             | Min            | Мах             |  |  |
| А              | 0.9         | 1.45            | 0.0354         | 0.0570          |  |  |
| A1             | 0           | 0.15            | 0              | 0.0059          |  |  |
| A2             | 0.9         | 1.3             | 0.0354         | 0.0511          |  |  |
| В              | 0.2         | 0.5             | 0.0078         | 0.0196          |  |  |
| С              | 0.09        | 0.26            | 0.0035         | 0.0102          |  |  |
| D              | 2.7         | 3.10            | 0.1062         | 0.1220          |  |  |
| E              | 2.2         | 3.2             | 0.0866         | 0.1181          |  |  |
| E1             | 1.30        | 1.80            | 0.0511         | 0.0708          |  |  |
| е              | 0.95        | REF             | 0.03           | 0.0374REF       |  |  |
| e1             | 1.90        | REF             | 0.07           | 0.0748REF       |  |  |
| L              | 0.10        | 0.60            | 0.0039         | 0.0236          |  |  |
| a <sup>0</sup> | 00          | 30 <sup>0</sup> | 0 <sup>0</sup> | 30 <sup>0</sup> |  |  |



<u>QN8204</u>



UVLO(OFF) VS Temperauture



# Typical Application





- The information described herein is subject to change without notice.
- Qian Nenghui is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design.
- Use of the information described herein for otherpurposes and/or reproduction or copying without the express permission of Qiannenghui Electronics Co., Ltd strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any
- apparatusinstalled in airplanes and other vehicles, without prior written permission of Qiannenghui Electronics Co., Ltd.
  Although Qiannenghui Electronics Co., Ltd exerts the greatestpossible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy,
- fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.